Universidad San Sebastián  
 

Repositorio Institucional Universidad San Sebastián

Búsqueda avanzada

Descubre información por...

 

Título

Ver títulos
 

Autor

Ver autores
 

Tipo

Ver tipos
 

Materia

Ver materias

Buscar documentos por...




Mostrar el registro sencillo del ítem

dc.contributor.author Luarte Rocha, Cristian Eduardo
dc.contributor.author Guevara, Esteban
dc.contributor.author Herrera-Pérez, Victor
dc.contributor.author Guerrero, Katherine
dc.date.accessioned 2024-09-26T00:36:41Z
dc.date.available 2024-09-26T00:36:41Z
dc.date.issued 2020-03
dc.identifier.uri https://repositorio.uss.cl/handle/uss/12808
dc.description.abstract In this study, threshold voltage instability on commercial silicon carbide (SiC) power metal oxide semiconductor field electric transistor MOSFETs was evaluated using devices manufactured from two different manufacturers. The characterization process included PBTI (positive bias temperature instability) and pulsed IV measurements of devices to determine electrical parameters’ degradations. This work proposes an experimental procedure to characterize silicon carbide (SiC) power MOSFETs following two characterization methods: (1) Using the one spot drop down (OSDD) measurement technique to assess the threshold voltage explains temperature dependence when used on devices while they are subjected to high temperatures and different gate voltage stresses. (2) Measurement data processing to obtain hysteresis characteristics variation and the damage effect over threshold voltage. Finally, based on the results, it was concluded that trapping charge does not cause damage on commercial devices due to reduced value of recovery voltage, when a negative small voltage is applied over a long stress time. The motivation of this research was to estimate the impact and importance of the bias temperature instability for the application fields of SiC power n-MOSFETs. The importance of this study lies in the identification of the aforementioned behavior where SiC power n-MOSFETs work together with complementary MOS (CMOS) circuits. es
dc.language.iso eng
dc.relation.ispartof vol. 10 Issue: no. 1 Pages:
dc.source Journal of Low Power Electronics and Applications
dc.title Threshold voltage degradation for n-channel 4H-SiC power MOSFETs en
dc.type Artículo
dc.identifier.doi 10.3390/jlpea10010003
dc.publisher.department Facultad de Educación
dc.publisher.department Facultad de Odontología y Ciencias de la Rehabilitación


Ficheros en el ítem

Ficheros Tamaño Formato Ver

No hay ficheros asociados a este ítem.

Este ítem aparece en la(s) siguiente(s) colección(ones)

Mostrar el registro sencillo del ítem